Description
Job Details:
Job Description:
Designs, develops, tests, and debugs software tools, flows, and methodologies used in design automation and by teams in the design of hardware products, process design, or manufacturing. Responsibilities include capturing user stories/requirements, writing both functional and test code, automating build and deployment, and/or performing unit, integration, and end-to-end testing of the software tools. About the Group Technology Development (TD) is the heart for advanced process at Intel. Design Enablement (DE) under TD must enable those technologies in design through design technology co-optimization (DTCO). You will work with design rule definition team, process team and PDK team for rule quality assurance, as well as helping rule development. About the role You must fully understand the design rule intent from discussion and documents. To ensure rule quality you are responsible for test and capture the corner cases. There are approaches like pattern testing, script for sanity check, etc. You must have good communication skills to interact with cross teams. Apply your analytic methods to identify and solve the problems. We are looking for several design rule development and QA engineers that can fully develop, test, and release design rule QA collaterals. Support design rule formation and development. Align and standardize rule specification. Create and maintain test pattern by EDA tools you are familiar with. Develop and support complex algorithms for creating and manipulating layout design data. Understand layout of complex semiconductor devices. Execute the QA flow and regression. Create and manage specification documents. Build up QA flow and assessment mechanism. Verify your delivery with good coverage. Apply EDA tools to help for efficiency.Qualifications:
Minimum Qualifications: Candidate must possess a MS degree 6+ years of experience or PhD degree with 2+ years of experience in Electrical/Computer Engineering or related field. 4+ years of experience in the following: - Solid knowledge/experience of process and/or OPC and/or mask in advanced nodes. - Strong knowledge of design layout structure and/or std. cell development. - Experienced in working with design rule definitions. - Experienced in quality assurance for design rule and/or design rule check. - Industry standard CAD tools/flows for digital and/or analog design. - Software development/programming in high-level languages (e.g. Python, C/C++, TCL, Perl). - CAD tool scripting languages (e.g. Cadence SKILL) or equivalent tools. - Demonstrate experience working on with UNIX and/or Linux platforms. Preferred Qualifications: - Demonstrate experience in DRC run set and algorithm development. Specific experience with Synopsys ICV and/or Siemens Calibre. - Background of digital/analog/cell design. - Good communication skills, willing to discuss with teams. - Proven ability to analyze issues, solve problems, and bring closure.
Job Type:
Experienced HireShift:
Shift 1 (Taiwan)Primary Location:
Taiwan, HsinchuAdditional Locations:
Business group:
As the world's largest chip manufacturer, Intel strives to make every facet of semiconductor manufacturing state-of-the-art -- from semiconductor process development and manufacturing, through yield improvement to packaging, final test and optimization, and world class Supply Chain and facilities support. Employees in the Technology Development and Manufacturing Group are part of a worldwide network of design, development, manufacturing, and assembly/test facilities, all focused on utilizing the power of Moore’s Law to bring smart, connected devices to every person on Earth.Posting Statement:
All qualified applicants will receive consideration for employment without regard to race, color, religion, religious creed, sex, national origin, ancestry, age, physical or mental disability, medical condition, genetic information, military and veteran status, marital status, pregnancy, gender, gender expression, gender identity, sexual orientation, or any other characteristic protected by local law, regulation, or ordinance.Position of Trust
N/AWork Model for this Role
This role will be eligible for our hybrid work model which allows employees to split their time between working on-site at their assigned Intel site and off-site. In certain circumstances the work model may change to accommodate business needs.
Intel
Artificial Intelligence (AI)
Information Technology
Product Design
Semiconductor
Software
0 applies
16 views
Jobs from our Partners
Senior Data Delivery Architect
Houston, TX
US
Oracle Cloud Fusion BI Publisher Engineer – ETS Engineer III
Vienna, Austria
US
ETS Principal Cloud Architect (Digital Banking)
Vienna, Austria
US
Senior Software Engineer, Machine Learning/AI
Houston, TX
US
ETS Engineer II (PEGA Developer)
Vienna, Austria
US
Other Jobs from Intel
AF Equipment Engineer Intern
Ho Chi Minh City, Vietnam
Process and Equipment Engineer AI/ML Intern for EPX
Ho Chi Minh City, Vietnam
Process and Equip Engineer Intern for SLAM
Ho Chi Minh City, Vietnam
Process and Equip Engineer Intern for TCB
Ho Chi Minh City, Vietnam
TEST Process and Equipment Engineer Intern
Ho Chi Minh City, Vietnam
Module Automation Engineer (MAE) Intern
Ho Chi Minh City, Vietnam
Similar Jobs
Senior Verification Engineer
Bengaluru, India
Lead Product Development Engineer, Analog Test Engineer
Bengaluru, India
System Level Test Engineer, Staff
Remote
Taiwan
Quality Reliability Engineer
Penang, Malaysia
Application Engineer (Custom Analog) - Design Enablement
Phoenix, AZ
Austin, TX
There are more than 50,000 engineering jobs:
Subscribe to membership and unlock all jobs
Engineering Jobs
50,000+ jobs from 4,500+ well-funded companies
Updated Daily
New jobs are added every day as companies post them
Refined Search
Use filters like skill, location, etc to narrow results
Become a member
🥳🥳🥳 232 happy customers and counting...
Overall, over 80% of customers chose to renew their subscriptions after the initial sign-up.
Cancel anytime / Money-back guarantee